mirror of
https://github.com/steve-m/hsdaoh-fpga.git
synced 2025-12-10 07:44:45 +01:00
26 lines
1.7 KiB
XML
26 lines
1.7 KiB
XML
<?xml version="1" encoding="UTF-8"?>
|
|
<!DOCTYPE gowin-fpga-project>
|
|
<Project>
|
|
<Template>FPGA</Template>
|
|
<Version>5</Version>
|
|
<Device name="GW2A-18C" pn="GW2A-LV18PG256C8/I7">gw2a18c-011</Device>
|
|
<FileList>
|
|
<File path="common/async_fifo/async_fifo.v" type="file.verilog" enable="1"/>
|
|
<File path="common/async_fifo/fifomem.v" type="file.verilog" enable="1"/>
|
|
<File path="common/async_fifo/rptr_empty.v" type="file.verilog" enable="1"/>
|
|
<File path="common/async_fifo/sync_r2w.v" type="file.verilog" enable="1"/>
|
|
<File path="common/async_fifo/sync_w2r.v" type="file.verilog" enable="1"/>
|
|
<File path="common/async_fifo/wptr_full.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/auxiliary_video_information_info_frame.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/hdmi.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/packet_assembler.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/packet_picker.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/serializer.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hdmi/tmds_channel.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hsdaoh/crc16_ccitt.v" type="file.verilog" enable="1"/>
|
|
<File path="common/hsdaoh/hsdaoh_core.v" type="file.verilog" enable="1"/>
|
|
<File path="hsdaoh_primer20k_test/top.v" type="file.verilog" enable="1"/>
|
|
<File path="hsdaoh_primer20k_test/hsdaoh_primer20k_test.cst" type="file.cst" enable="1"/>
|
|
<File path="hsdaoh_primer20k_test/hsdaoh_primer20k_test.sdc" type="file.sdc" enable="1"/>
|
|
</FileList>
|
|
</Project>
|